

# **AMD64 Technology Platform Quality of Service Extensions**

Publication # 56375 Revision: 1.01

Issue Date: August 2018

#### © 2018 Advanced Micro Devices, Inc. All rights reserved.

The information contained herein is for informational purposes only, and is subject to change without notice. While every precaution has been taken in the preparation of this document, it may contain technical inaccuracies, omissions and typographical errors, and AMD is under no obligation to update or otherwise correct this information. Advanced Micro Devices, Inc. makes no representations or warranties with respect to the accuracy or completeness of the contents of this document, and assumes no liability of any kind, including the implied warranties of noninfringement, merchantability or fitness for particular purposes, with respect to the operation or use of AMD hardware, software or other products described herein. No license, including implied or arising by estoppel, to any intellectual property rights is granted by this document. Terms and limitations applicable to the purchase or use of AMD's products are as set forth in a signed agreement between the parties or in AMD's Standard Terms and Conditions of Sale.

#### **Trademarks**

AMD, the AMD Arrow logo, and combinations thereof, are trademarks of Advanced Micro Devices, Inc. Other product names used in this publication are for identification purposes only and may be trademarks of their respective companies.

## **Contents**

| Introduction                                         | 5  |
|------------------------------------------------------|----|
| Presence and Capabilities                            | 5  |
| Usage                                                | 9  |
| QOS Monitoring                                       | 9  |
| Platform QOS Monitoring of L3 Occupancy              | 12 |
| Platform QOS Monitoring of L3 External Bandwidth     | 12 |
| QOS Enforcement                                      | 13 |
| Platform QOS Limits for Cache Allocation Enforcement | 13 |
| Code and Data Prioritization (CDP)                   |    |
| Platform OOS Limits for Bandwidth Enforcement        | 16 |

# **Revision History**

| Date        | Revision | Description                                                                                                                |
|-------------|----------|----------------------------------------------------------------------------------------------------------------------------|
| August 2018 | 1.01     | Updated page 5 first paragraph in Presence and Capabilities section, page 12 first paragraph, and page 17 first paragraph. |
| August 2018 | 1.00     | Initial public release.                                                                                                    |

### Introduction

This document describes proposed AMD64 architectural extensions for Platform Quality of Service. These extensions are intended to provide for the *monitoring* of the usage of certain system resources by one or more processors and for the separate allocation and *enforcement* of limits on the use of certain system resources by one or more processors. The monitoring and enforcement are not necessarily applied across the entire system, but in general apply to a QOS domain which corresponds to some shared system resource. The set of resources which are monitored and the set for which the enforcement of limits is provided are implementation dependent.

Platform QOS features are implemented on a logical processor basis. Therefore, multiple hardware threads of a single physical CPU core may have independent resource monitoring and enforcement configurations. For the rest of this document, the term "processor" should be taken to mean a "logical processor"; that is, potentially one thread of a multi-threaded processor.

### **Presence and Capabilities**

Detection of the presence of these extensions and their attributes is performed with the following CPUID functions.

CPUID function 7 Indicates the overall support for Platform QOS Monitoring (PQM, EBX bit 12) and Platform QOS Enforcement (PQE, bit 15).

#### CPUID Fn0000 0007 EBX x0 Structured Extended Feature Identifiers (ECX=0)

| Bits | Field Name | Description              |
|------|------------|--------------------------|
| 15   | PQE        | Platform QOS Enforcement |
| 12   | PQM        | Platform QOS Monitoring  |

Once overall support for PQM has been established, support for specific sub-features may be determined using CPUID function 0xF. Sub-function ECX = 0 returns a bit vector in EDX identifying the sub-features supported. Currently, only L3 cache monitoring is supported. EBX returns the maximum RMID number supported by any PQM feature.

#### CPUID Fn0000\_000F\_EDX\_x0 Platform QOS Monitor Capability (ECX=0)

| Bits | Field Name | Description                 |
|------|------------|-----------------------------|
| 1    | L3CacheMon | L3 Cache Monitoring support |

#### CPUID Fn0000\_000F\_EBX\_x0 Platform QOS Monitor Capability (ECX=0)

| Bits | Field Name | Description                                           |
|------|------------|-------------------------------------------------------|
| 31:0 | MAX_RMID   | Largest RMID supported by the system for any resource |

Specific attributes associated with a given PQM sub-feature may be obtained through CPUID function 0xF with ECX equal to the sub-feature number. For L3 Cache Monitoring, these attributes are as follows: ECX returns the maximum RMID number for L3 Cache Monitoring. EDX bit 0 indicates support for L3 Occupancy Monitoring, EDX bit 1 indicates support for monitoring the total bandwidth supplied to the L3 from the rest of the system (lower levels of the cache hierarchy if present, and memory) and EDX bit 2 indicates support for monitoring the bandwidth supplied to the L3 from the local NUMA domain. EBX returns the L3 Cache Conversion Factor. To obtain the cache occupancy in bytes (or the bandwidth in bytes for bandwidth measurements, specified below), the value returned from the QM\_CTR is multiplied by this conversion factor.

#### CPUID Fn0000\_000F\_ECX\_x1 Platform QOS Monitor Capability (ECX=1)

| Bits | Field Name | Description                              |
|------|------------|------------------------------------------|
| 31:0 | MAX_RMID   | Largest RMID supported for this resource |

#### CPUID Fn0000\_000F\_EDX\_x1 Platform QOS Monitor Capability (ECX=1)

| Bits | Field Name      | Description                                                      |
|------|-----------------|------------------------------------------------------------------|
| 2    | L3CacheLclBWMon | Monitoring of L3 Cache read bandwidth from rest of system, local |
| 1    | L3CacheTotBWMon | Monitoring of L3 Cache read bandwidth from rest of system, total |
| 0    | L3CacheOccMon   | L3 Cache occupancy monitoring                                    |

#### CPUID Fn0000\_000F\_EBX\_x1 Platform QOS Monitor Capability (ECX=1)

| Bits | Field Name    | Description                |
|------|---------------|----------------------------|
| 31:0 | ConvertFactor | L3 Cache Conversion Factor |

When PQE support is indicated by CPUID function 0x7, EBX bit 15, support for Platform Quality of Service Enforcement sub-features may be determined using CPUID function 0x10 with ECX = 0 and by using CPUID function 0x80000008 with ECX = 0.

CPUID function 0x10 with ECX = 0 returns a bit vector of supported sub-features related to cache capacity allocation enforcement in EBX. Currently the only defined sub-feature is L3 cache allocation enforcement, reported in EBX bit 1.

#### CPUID Fn0000 0010 EBX x0 Platform QOS Enforcement Capability (ECX=0)

| Bits | Field Name | Description                     |
|------|------------|---------------------------------|
| 1    | L3Alloc    | L3 Cache allocation enforcement |

When support for L3 cache allocation enforcement has been determined as above, CPUID function 0x10 with ECX = 1 (the sub-function number) may be used to determine the attributes of the L3 cache allocation enforcement feature. EAX bits [4:0] return the size of the L3 capacity allocation bitmask, minus 1. That is, a return value of 0xF would indicate a 16-bit bitmask ([15:0]). EBX bits [31:0] indicate the portion of the L3 cache which may be shared with other system entities not under Platform QOS Enforcement control. ECX bit 2 indicates support for

Code and Data Prioritization for L3 cache allocations. EDX bits [15:0] return the highest COS number which the system supports.

#### CPUID Fn0000 0010 EAX x1 L3 Cache Allocation Enforcement (ECX=1)

| Bits | Field Name | Description                                  |
|------|------------|----------------------------------------------|
| 4:0  | CBM_LEN    | L3 Cache capacity bitmask length, zero based |

#### CPUID Fn0000\_0010\_EBX\_x1 L3 Cache Allocation Enforcement (ECX=1)

| Bits | Field Name       | Description                      |
|------|------------------|----------------------------------|
| 31:0 | L3ShareAllocMask | L3 Cache allocation sharing mask |

#### CPUID Fn0000\_0010\_ECX\_x1 L3 Cache Allocation Enforcement (ECX=1)

| Bits | Field Name | Description                      |
|------|------------|----------------------------------|
| 2    | CDP        | Code-Data Prioritization support |

#### CPUID Fn0000\_0010\_EDX\_x1 L3 Cache Allocation Enforcement (ECX=1)

| Bits | Field Name | Description                                     |
|------|------------|-------------------------------------------------|
| 15:0 | COS_MAX    | Maximum COS for L3 Cache allocation enforcement |

When PQE support is indicated by CPUID function 0x7, EBX bit 15, CPUID function 0x80000008 with ECX = 0 will return an indication in EBX bit 6 that AMD Bandwidth Enforcement is supported.

#### CPUID Fn8000 0008 EBX Extended Feature Identifiers

| Bits | Field Name | Description               |
|------|------------|---------------------------|
| 6    | BE         | AMD Bandwidth Enforcement |

The sub-features supported under AMD Bandwidth Enforcement are identified using CPUID function 0x80000020, ECX = 0. This function returns a bit vector of supported sub-features related to bandwidth allocation enforcement in EBX. Currently the only defined sub-feature is L3 external read bandwidth allocation enforcement (L3BE), reported in EBX bit 1.

#### CPUID Fn8000 0020 EBX x0 AMD Bandwidth Enforcement Feature Identifiers (ECX=0)

| Bits | Field Name | Description                            |
|------|------------|----------------------------------------|
| 1    | L3BE       | L3 external read bandwidth enforcement |

The attributes associated with L3 external read bandwidth enforcement are determined using CPUID function 0x80000020, ECX = 1 (the sub-feature number). EAX returns the number of bits available to specify the bandwidth limit to be enforced. EDX returns the maximum COS number available for L3 external bandwidth enforcement.

#### CPUID Fn8000 0020 EAX x1 L3 External Read Bandwidth Enforcement (ECX=1)

| Bits | Field Name | Description                                             |
|------|------------|---------------------------------------------------------|
| 31:0 | BW_LEN     | L3 External Read Bandwidth Enforcement bit range length |

#### CPUID Fn8000 0020 EDX x1 L3 External Read Bandwidth Enforcement (ECX=1)

| Bits | Field Name | Description                                                     |
|------|------------|-----------------------------------------------------------------|
| 31:0 | COS_MAX    | Maximum COS number for L3 Exernal Read Bandwidth<br>Enforcement |

# Usage

### **QOS Monitoring**

QOS monitoring is accomplished by assigning a Resource Management Identifier (RMID) to a given processor or group of processors and at some later time reading the usage of a particular monitored resource. The association of an RMID with a processor is performed by writing the desired RMID number into PQR\_ASSOC (MSR C8Fh). At reset, the RMID value is 0.

| 63            |     | 32   |
|---------------|-----|------|
|               | COS |      |
| 31            | 10  | 9 0  |
| Reserved, MBZ |     | RMID |

| Bits  | Mnemonic | Description                 | R/W |
|-------|----------|-----------------------------|-----|
| 63:32 | cos      | Class of Service            | R/W |
| 31:10 | Reserved | Reserved, Must be Zero      |     |
| 9:0   | RMID     | Resource Monitor Identifier | R/W |

POR ASSOC, MSR C8Fh

The COS field of PQR\_ASSOC is used for QOS enforcement, discussed below.

Reading the usage of a particular resource is accomplished by writing the RMID and desired event ID to the QM\_EVTSEL (MSR C8Dh) register and then reading the usage count from the QM\_CTR (MSR C8Eh) register. The event ID is one more than the feature number as reported in EDX by CPUID function 0xF, ECX=1. For example, the event number for L3 Cache Occupancy Monitoring is 0, so the event ID is 1. Writing to any of the Reserved bits in the QM\_EVTSEL register or writing a value larger than the maximum RMID as returned in EBX by CPUID function 0xF with ECX=0 will result in a #GP. Writing an undefined Event ID or an RMID value greater than the largest RMID supported for that specific resource to the QM\_EVTSEL register will cause the subsequent read of the QM\_CTR to return "1" in the "E" (error) field.

The hardware may return a "1" in the "U" position (bit 62) of the QM\_CTR at any time. This indicates that the hardware was unable to return the requested event count for the specified RMID at that time. This should generally be a temporary condition and subsequent reads may succeed.

Software may associate multiple processors with the same RMID at the same time and, if the processors are located within the same QOS domain, the total resource usage by all of these processors will be accumulated together and the total reported by the hardware.

The QM\_EVTSEL register is shared by all the processors in a QOS domain. It is software's responsibility to ensure that no other process changes the QM\_EVTSEL register between the time it is written and the time the QM\_CTR read occurs.

The PQR CTR register is not writable. Attempts to write it will cause a #GP.

For "rate" events which continually increment the count (such as bandwidth), when the maximum count is reached, the counter will roll over and continue counting. It is software's responsibility to read the count often enough to avoid having the count roll over twice between reads. The width of the COUNT field of the PQR\_CTR register may vary between implementations, but all implementations will support a CNT\_LEN sufficient to ensure that the count will not roll over in less than one second.

Specific PQM events are described below.



| Bits  | Mnemonic | Description                 | R/W |
|-------|----------|-----------------------------|-----|
| 63:42 | Reserved | Reserved, Must be Zero      |     |
| 41:32 | RMID     | Resource Monitor Identifier | R/W |
| 31:8  | Reserved | Reserved, Must be Zero      |     |
| 7:0   | EvtID    | PQM Event Identifier        | R/W |

#### QM\_EVTSEL, MSR C8Dh



| Bits        | Mnemonic | Description                                              | R/W |
|-------------|----------|----------------------------------------------------------|-----|
| 63          | E        | Error on access to the counter; illegal event or RMID    | R   |
| 62          | U        | Count for this event is currently not available for RMID | R   |
| 61:CNT_LEN  | Zero     | Returns 0 when read                                      |     |
| CNT_LEN-1:0 | COUNT    | Count of monitored resource event                        | R   |

QM\_CTR, MSR C8Eh

#### Platform QOS Monitoring of L3 Occupancy

The QOS domain for L3 occupancy monitoring is an L3 cache and all the processors which share that cache. When using L3 occupancy monitoring, L3 cache lines are associated with the current RMID value in the PQR\_ASSOC register of the processor which accessed the cache line. When the QM\_CTR is read for that RMID, the hardware reports an *approximation* of the amount of the L3 cache contents currently associated with that RMID in the L3 QOS domain of the processor performing the read. The number returned should be multiplied by the L3 Cache Conversion Factor to obtain the approximate number of bytes in the L3 cache currently associated with the supplied RMID. The L3 Cache Conversion Factor is returned in EBX by the CPUID function 0xF, ECX=1.

If two processors in the same QOS domain are running with different RMIDs and both processors access a given cache line, the line may be associated with either of the RMIDs. Subsequently, the line may remain associated with the RMID with which it was first associated, or it's RMID association may change over time, depending on access patterns.

Similarly, if the RMID of a processor is changed but that processor continues to access cache lines which have been associated with the previous RMID, the relevant cache lines may continue to be reported as belonging to the first RMID for an indefinite period.

If an RMID has been in use by one or more processors within a given QOS domain and software changes the associations of RMIDs with processors so that no processors remain associated with that RMID, the L3 occupancy count for that RMID will not immediately drop to zero. This is because lines which were installed in the L3 cache and associated with that RMID may remain in the cache until they are replaced through normal cache replacement mechanisms or software explicitly flushes the lines with CLFLUSH or WBINVD instructions.

**Note:** Hardware may not keep a precise account of the cache occupancy associated with a given RMID so software must not assume that an L3 occupancy measurement of zero for a given RMID is an indication that no lines remain in the cache which were installed by processors running with the given RMID. That is, the L3 cache occupancy monitor may never be used to determine whether cache flushing may be skipped in situations which would ordinarily require cache flushing for functional correctness.

#### Platform QOS Monitoring of L3 External Bandwidth

Whenever an RMID value is written to the PQR\_ASSOC MSR of a processor, the hardware will begin counting all read requests issued by the L3 cache to the rest of the system, not including I/O (that is, to lower level caches or memory). The total number of read requests are summed up and reported as the Total L3 Cache Read Bandwidth from the rest of the system (EvtID 2). The number of requests which were serviced within the local NUMA domain will be reported as the Local L3 Cache Read Bandwidth from the rest of the system (EvtID 3). The QM\_CTR value returned for either of these events may be converted to total bytes read by multiplying by the L3 Cache Conversion Factor, returned in EBX by the CPUID function 0xF, ECX=1. To obtain a bandwidth, software should read the Time Stamp Counter (TSC) and the

L3 Cache Read Bandwidth count, wait some period of time and then read the TSC and the L3 Cache Read Bandwidth count again. Software should then divide the difference between the count values by the difference in the TSC times returned.

A given implementation may have insufficient hardware to simultaneously count the bandwidth for all RMID values which the hardware supports. If an attempt is made to read one of the bandwidth events for an RMID which the hardware is not currently tracking, the "U" bit of the QM\_CTR will be set when the counter is read. All implementations will always be able to track the bandwidth of at least as many RMIDs as there are processors in the QOS domain, and all RMIDs which are currently in use by one or more processor in the QOS domain will be tracked. The hardware will always begin tracking a new RMID value when it gets written to the PQR\_ASSOC register of any of the processors in the QOS domain. When the hardware begins tracking an RMID which it was not previously tracking, it will clear the QM\_CTR for the new RMID.

### **QOS Enforcement**

QOS enforcement is accomplished by assigning a Class Of Service (COS) to a processor and specifying allocations or limits for that COS for each resource to be allocated. The current COS for a given processor is specified in the PQR\_ASSOC MSR, described above. If multiple processors within a QOS domain are assigned the same COS, then the resource allocation associated with that class will be shared among all the processors. At reset, the PQR\_ASSOC.COS value is 0.

For each resource which is managed by the Platform QOS Enforcement feature, a bank of registers is defined which software can program with the allocation limits for each COS. The interpretation of that register depends on the type of resource which is being managed.

#### **Platform QOS Limits for Cache Allocation Enforcement**

The PQE limits for L3 cache allocation are specified by a bank of MSRs called L3\_MASK\_n, where "n" is the COS. These registers begin with MSR C90h. There is one register for each COS implemented for that resource. Each of the registers is a bitmask with the MSB at CBM\_LEN, which is returned in EAX[4:0] by CPUID Fn0000\_0010, EAX=1. (This length is zero-based, so the actual number of QOS bits is EAX[4:0] + 1).

Software programs these registers with a bit mask where each "1" represents a portion of the cache which may be used by the corresponding COS. For example, if CBM\_LEN for a given implementation is 15, then each "1" which is set in L3\_MASK\_n represents 1/16 of the cache which may be used by processors running with COS = n. If two or more different Classes of Service have a "1" set in the same bit position in their respective L3\_MASK\_n register, that represents a portion of the cache which is competitively shared by processors running with those COS values. Some products may implement Cache Allocation Enforcement by allocating some number of ways of the L3 cache for each "1" in the L3\_MASK register, but this will not necessarily be true for all implementations and software should not rely on that interpretation.

However, because this is one possible implementation, it is possible that use of PQE for cache allocation will reduce the effective associativity available to processes running using an L3\_MASK which does not have all the bits set. The bits which are set in the various L3\_MASK\_n registers do not have to be contiguous and may overlap in any desired combination. If an L3\_MASK\_n register is programmed with all 0's, that COS will be prevented from allocating any lines in the L3 cache. At reset, all L3\_MASK\_n registers are initialized to all 1's, allowing all processors to use the entire L3 cache accessible to them.

The L3 Cache allocation sharing mask (L3ShareAllocMask) returned in EBX by CPUID Fn0000\_0010 with ECX=1 is a bit vector which represents portions of the cache which may be shared with other system entities or used for some other purpose not under the control of the QOS feature set. When software sets a bit in one of the L3\_MASK\_n registers at the same bit positions a bit in the L3ShareAllocMask, processors executing with the corresponding COS will competitively share that portion of the cache with the other function. If this mask is all 0's, then there is no other entity in the system competing with the processors for use of the L3 cache.

When a single cache line is accessed by processors running with different COS values in the same COS domain, only a single copy of the line will be allocated in the shared cache at a given time. Depending on the access pattern, this line may be installed in the cache under either of the COS values and will only be counted as part of that COS allocation. Depending on subsequent access patterns, that cache line may later be counted against the other COS allocation, but software should not assume that the line will always be associated with the last COS which accessed the line.



L3 MASK n, MSR C90h + n

• • •



L3 MASK 0, MSR C90h

| Bits         | Mnemonic | Description                  | R/W |
|--------------|----------|------------------------------|-----|
| 63:CBM_LEN+1 | Reserved | Reserved, MBZ                |     |
| CBM_LEN:0    | MASK     | L3 Cache PQE Allocation Mask | R/W |

L3\_MASK\_<COS> MSR Registers

#### **Code and Data Prioritization (CDP)**

If CPUID function 0x10, ECX = 1 indicates that CDP is supported, software may enable the CDP mode of PQE by setting bit 0 of L3\_QOS\_CFG1, MSR C81h. In this mode, software may specify a different cache allocation mask for instructions versus data. A given process is still only assigned to a single COS, but a given COS will use two different mask registers. The data allocation mask will be specified in MSR C90 + (2\*COS) while the instruction allocation mask will be specified by MSR C91 +(2\*COS). Note that enabling CDP cuts in half the number of unique COS values which may be specified.

The interpretation of the L3\_MASK registers is the same with CDP on as with it off; the difference is that the mask to be applied is selected based on whether the line is accessed as an instruction or data fetch. Similar to the behavior with CDP disabled, if a line is accessed as both code and data, then the line may be allocated using either mask register and be counted against that allocation limit. Also similar to the case with CDP disabled, software may not assume that cache lines will necessarily be associated with the code or data mask register with which they were most recently accessed.

|     | CDP = | 0     | CDP=    | 1       |
|-----|-------|-------|---------|---------|
| cos | Data  | Code  | Data    | Code    |
| 0   | C90   | C90   | C90     | C91     |
| 1   | C91   | C91   | C92     | C93     |
| 2   | C92   | C92   | C94     | C95     |
| 3   | C93   | C93   | C96     | C97     |
| 4   | C94   | C94   | C98     | C99     |
|     |       |       |         |         |
| N   | C90+N | C90+N | C90+2*N | C91+2*N |

L3CACHE\_ALLOC\_MSR association, CDP mode enabled



| Bits | Mnemonic | Description                         | R/W |
|------|----------|-------------------------------------|-----|
| 63:1 | Reserved | Reserved, MBZ                       |     |
| 0    | CDP      | Code and Data Prioritization Enable | R/W |

L3 QOS CFG1, MSR C81h

#### Platform QOS Limits for Bandwidth Enforcement

Similar to PQE for cache allocation, bandwidth limits are specified in a bank of MSRs called L3QOS\_BW\_CONTROL\_n, where "n" is the corresponding COS number. These MSRs begin at C000\_0200h.

The value programmed in the L3QOS\_BW\_CONTROL\_n register specifies a limit on the cacheable read bandwidth which the collection of all processors running with that COS and within that COS domain may consume. Unlike cache allocation (which specifies a fraction of the cache), this limit is not a relative bandwidth, but an absolute number expressed in 1/8 GB/s increments. The maximum value which can be programmed in this register may exceed the total bandwidth which the system can actually supply to that processor. Software may specify "no limit" by programming a "1" into the "U" field of the L3QOS\_BW\_CONTROL\_n register which is located in the BW\_LEN+1 bit position. That is, if BW\_LEN = 0xb, the maximum limit

which could be programmed would be 0x7FF and "unlimited" may be specified by 0x800. If the "U" bit is set, the other bits in the BW field have no effect. At reset, the "U" bit of all L3QOS\_BW\_CONTROL\_n registers is set to 1, allowing maximum bandwidth usage by all processors. Bandwidth limits are upper bounds on the bandwidth the processors in a given domain and a given COS may consume, but do not ensure that the specified bandwidth will necessarily be available to the processors running with a given COS. Cases where the processors in a given class may not be able to reach their allocated bandwidth include (but are not limited to):

- 1) Maximum system bandwidth may be less than the specified limit
- 2) The sum of the limits applied to all classes of service in the domain may exceed the maximum bandwidth the system can deliver to that COS domain
- 3) Multiple COS domains which share the same memory channels may demand more total bandwidth than the shared memory can supply
- 4) I/O or other system entities may consume a large fraction of system bandwidth and result in less bandwidth being available to the various CPU COS domains
- 5) Large amounts of write traffic may affect the memory system's ability to deliver read bandwidth